Freescale Semiconductor /MK60DZ10 /I2S0 /RCCR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCCR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0PM0DC0 (0000)WL0 (0)PSR 0 (0)DIV2

WL=0000, DIV2=0, PSR=0

Description

I2S Receive Clock Control Registers

Fields

PM

Prescaler Modulus Select.

DC

Frame Rate Divider Control.

WL

Word Length Control.

0 (0000): Number of Bits/Word: 2; Supported in Implementation: No.

1 (0001): Number of Bits/Word: 4; Supported in Implementation: No.

2 (0010): Number of Bits/Word: 6; Supported in Implementation: No.

3 (0011): Number of Bits/Word: 8; Supported in Implementation: Yes.

4 (0100): Number of Bits/Word: 10; Supported in Implementation: Yes.

5 (0101): Number of Bits/Word: 12; Supported in Implementation: Yes.

6 (0110): Number of Bits/Word: 14; Supported in Implementation: No.

7 (0111): Number of Bits/Word: 16; Supported in Implementation: Yes.

8 (1000): Number of Bits/Word: 18; Supported in Implementation: Yes.

9 (1001): Number of Bits/Word: 20; Supported in Implementation: Yes.

10 (1010): Number of Bits/Word: 22; Supported in Implementation: Yes.

11 (1011): Number of Bits/Word: 24; Supported in Implementation: Yes.

12 (1100): Number of Bits/Word: 26; Supported in Implementation: No.

13 (1101): Number of Bits/Word: 28; Supported in Implementation: No.

14 (1110): Number of Bits/Word: 30; Supported in Implementation: No.

15 (1111): Number of Bits/Word: 32; Supported in Implementation: No.

PSR

Prescaler Range.

0 (0): Prescaler bypassed.

1 (1): Prescaler used to divide clock by 8.

DIV2

Divide By 2.

0 (0): Divider bypassed.

1 (1): Divider used to divide clock by 2.

Links

() ()